

## AS511 Low Jitter LVC MOS Silicon Oscillator

### Description

The AS511 Arcadium™ all-silicon CMOS oscillator utilizes proprietary frequency synthesis and sensor technologies to provide a quartz-free, MEMS-free, low jitter clock at any output frequency. The device is factory-programmed to a fixed frequency ranging from 10 kHz to 212.5 MHz with 0.026 ppb resolution and maintains low jitter across its operating range. It uses on-chip temperature and strain sensors, and an advanced LC tank architecture to achieve excellent reliabilities even in high impact shock scenarios.

AS511's on-chip power supply filtering provides industry-leading power supply noise rejection, simplifying the task of generating low jitter clocks in noisy systems that use switched-mode power supplies. Offered in an industry-standard 3225 and 5032 package, the AS511 has a dramatically simplified supply chain that enables Aeonsemi to ship samples shortly after receipt of order. Specific frequency and OE/ACT are factory programmed at time of shipment, eliminating the long lead times associated with custom frequencies. This process also guarantees 100% electrical testing of every device before shipment.

### Key Features

- Quartz-free and MEMS-free without mechanical moving parts
- LVC MOS output: 10 kHz to 212.5 MHz
- Low jitter: 350 fs Typ (12 kHz – 20 MHz, @156.25 MHz)
- Temperature stability:
  - ±20 ppm (-20 to 85 °C)
  - ±35 ppm (-40 to 85 °C)
  - ±35 ppm (-40 to 105 °C)
- Integrated LDO for on-chip power supply noise filtering
- Support 1.8V, 2.5V, 3.3V V<sub>DD</sub> supply operation
- Industrial standard 3225 and 5032 package footprints

### Application

- 1G/10G/40G/100G/200G Ethernet
- Servers, switches, storage, NICs, search acceleration
- Test and measurement
- Clock and data recovery
- FPGA/ASIC clocking



Pin definition



| Pin# | Description                                                         |
|------|---------------------------------------------------------------------|
| 1    | OE = Output enable. Active high<br>ACT = Device active. Active high |
| 2    | GND = Ground                                                        |
| 3    | CLK = Clock output                                                  |
| 4    | VDD = Power supply                                                  |

## 1. Ordering Guide



### Note:

1. "X" refers to the ID for the unique configuration with factory-defined settings, the value ranges from "B" to "Z".
2. For example: 125 MHz = 125M0000; 33.33333 MHz = 33M33333.

## 2. Electrical Specifications

Table 2.1. Electrical Specifications

| Parameter                                     | Symbol             | Min                  | Typ | Max                  | Unit | Note                                                                                                                                         |
|-----------------------------------------------|--------------------|----------------------|-----|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Operating Temperature Range                   |                    |                      |     |                      |      |                                                                                                                                              |
| Temperature Range                             | T <sub>A</sub>     | -40                  | —   | 85                   | °C   | Industrial grade                                                                                                                             |
|                                               |                    | -40                  | —   | 105                  | °C   | Extended industrial grade                                                                                                                    |
| Supply Voltage and Power Consumption          |                    |                      |     |                      |      |                                                                                                                                              |
| Supply Voltage                                | V <sub>DD</sub>    | 1.71                 | —   | 3.47                 | V    |                                                                                                                                              |
| Supply Current<br>(F <sub>CLK</sub> = 50 MHz) | I <sub>DD</sub>    | —                    | 40  | 50                   | mA   | Tristate Hi-Z (OE = 0)                                                                                                                       |
|                                               |                    | —                    | 1   | 2                    | mA   | Ready State (ACT = 0)                                                                                                                        |
|                                               |                    | —                    | 40  | 55                   | mA   | LVCMOS output (C <sub>L</sub> = 15 pF)                                                                                                       |
| Frequency Range                               |                    |                      |     |                      |      |                                                                                                                                              |
| Frequency Range                               | F <sub>CLK</sub>   | 0.01                 | —   | 212.5                | MHz  | LVCMOS output                                                                                                                                |
| Frequency Tolerance                           |                    |                      |     |                      |      |                                                                                                                                              |
| Initial frequency accuracy                    | F <sub>INIT</sub>  | -10                  | —   | 10                   | ppm  | Inclusive of initial frequency tolerance at 25°C and variations over supply voltage, load and humidity after soldering-reflow shift settles. |
| Temperature stability                         | F <sub>STAB</sub>  | -20                  | —   | 20                   | ppm  | -20 - 85°C                                                                                                                                   |
|                                               |                    | -35                  | —   | 35                   | ppm  | -40 - 85°C                                                                                                                                   |
|                                               |                    | -35                  | —   | 35                   | ppm  | -40 - 105°C                                                                                                                                  |
| Aging                                         | F <sub>AGING</sub> | -5                   | —   | 5                    | ppm  | 10 Year at 25 °C                                                                                                                             |
| IO Characteristics                            |                    |                      |     |                      |      |                                                                                                                                              |
| Output enable (OE)                            | V <sub>IH</sub>    | 0.7×V <sub>DD</sub>  | —   | —                    | V    | Input high voltage                                                                                                                           |
|                                               | V <sub>IL</sub>    | —                    | —   | 0.3×V <sub>DD</sub>  | V    | Input low voltage                                                                                                                            |
|                                               | R <sub>PUP</sub>   | —                    | 50  | —                    | kΩ   | Internal pull-up resistor to V <sub>DD</sub>                                                                                                 |
|                                               | T <sub>D</sub>     | —                    | —   | 3                    | us   | Output disable time, F <sub>CLK</sub> > 10 MHz                                                                                               |
|                                               | T <sub>E</sub>     | —                    | —   | 20                   | us   | Output enable time, F <sub>CLK</sub> > 10 MHz                                                                                                |
| Device active (ACT)                           | V <sub>IH</sub>    | 0.7×V <sub>DD</sub>  | —   | —                    | V    | Input high voltage                                                                                                                           |
|                                               | V <sub>IL</sub>    | —                    | —   | 0.3×V <sub>DD</sub>  | V    | Input low voltage                                                                                                                            |
|                                               | R <sub>PUP</sub>   | —                    | 50  | —                    | kΩ   | Internal pull-up resistor to V <sub>DD</sub>                                                                                                 |
|                                               | T <sub>D</sub>     | —                    | —   | 3                    | us   | Output disable time, F <sub>CLK</sub> > 10 MHz                                                                                               |
|                                               | T <sub>S</sub>     | —                    | —   | 40                   | us   | Device standby time, F <sub>CLK</sub> > 10 MHz                                                                                               |
|                                               | T <sub>E</sub>     | —                    | —   | 400                  | us   | Device enable time, F <sub>CLK</sub> > 10 MHz                                                                                                |
| Output Characteristics                        |                    |                      |     |                      |      |                                                                                                                                              |
| Powerup time                                  | T <sub>OSC</sub>   | —                    | —   | 4                    | ms   | Time from power reaches 0.9 × V <sub>DD</sub> to output frequency (F <sub>CLK</sub> ) within spec                                            |
| Duty cycle                                    | DC                 | 45                   | —   | 55                   | %    | LVCMOS (C <sub>L</sub> = 15 pF)                                                                                                              |
| Rise/Fall time<br>(20% to 80% VPP)            | T <sub>R/F</sub>   | —                    | 0.5 | 1.5                  | ns   | LVCMOS (C <sub>L</sub> = 15 pF)                                                                                                              |
| LVCMOS                                        | V <sub>OH</sub>    | 0.83×V <sub>DD</sub> | —   | —                    | V    | C <sub>L</sub> = 15 pF                                                                                                                       |
|                                               | V <sub>OL</sub>    | —                    | —   | 0.17×V <sub>DD</sub> | V    |                                                                                                                                              |

Continued on next page

| Parameter                                                                          | Symbol             | Min | Typ  | Max | Unit   | Note                         |
|------------------------------------------------------------------------------------|--------------------|-----|------|-----|--------|------------------------------|
| Phase Noise and Jitter                                                             |                    |     |      |     |        |                              |
| RMS jitter<br>BW: 12k - 20MHz                                                      | R <sub>J</sub>     | —   | 350  | 750 | fs     | F <sub>CLK</sub> >= 100 MHz  |
|                                                                                    |                    | —   | 450  | 750 | fs     | F <sub>CLK</sub> >= 25 MHz   |
| Phase noise<br>Phase noise<br>125MHz LVCMOS output<br>V <sub>DD</sub> = 1.8 - 3.3V | PN <sub>1k</sub>   | —   | -83  | —   | dBc/Hz | Phase noise at 1kHz offset   |
|                                                                                    | PN <sub>10k</sub>  | —   | -111 | —   | dBc/Hz | Phase noise at 10kHz offset  |
|                                                                                    | PN <sub>100k</sub> | —   | -134 | —   | dBc/Hz | Phase noise at 100kHz offset |
|                                                                                    | PN <sub>1M</sub>   | —   | -150 | —   | dBc/Hz | Phase noise at 1MHz offset   |
|                                                                                    | PN <sub>10M</sub>  | —   | -159 | —   | dBc/Hz | Phase noise at 10MHz offset  |
| PSRR                                                                               |                    |     |      |     |        |                              |
| Spurs from power noise<br>50mV ripple<br>V <sub>DD</sub> = 1.8V                    | PSRR               | —   | -76  | —   | dBc    | 100 kHz sine wave            |
|                                                                                    |                    | —   | -75  | —   | dBc    | 200 kHz sine wave            |
|                                                                                    |                    | —   | -75  | —   | dBc    | 500 kHz sine wave            |
|                                                                                    |                    | —   | -75  | —   | dBc    | 1 MHz sine wave              |
| Spurs from power noise<br>50mV ripple<br>V <sub>DD</sub> = 2.5 or 3.3V             | PSRR               | —   | -83  | —   | dBc    | 100 kHz sine wave            |
|                                                                                    |                    | —   | -83  | —   | dBc    | 200 kHz sine wave            |
|                                                                                    |                    | —   | -83  | —   | dBc    | 500 kHz sine wave            |
|                                                                                    |                    | —   | -82  | —   | dBc    | 1 MHz sine wave              |
| Thermal Resistance                                                                 |                    |     |      |     |        |                              |
| Thermal resistance<br>5032 4-pin DFN<br>Still air                                  | θ <sub>JA</sub>    | —   | 105  | —   | °C/W   | Junction to ambient          |
|                                                                                    | θ <sub>JB</sub>    | —   | 81   | —   | °C/W   | Junction to board            |
|                                                                                    | T <sub>J</sub>     | —   | 125  | —   | °C/W   | Maximum junction temperature |
| Thermal resistance<br>3225 4-pin DFN<br>Still air                                  | θ <sub>JA</sub>    | —   | 108  | —   | °C/W   | Junction to ambient          |
|                                                                                    | θ <sub>JB</sub>    | —   | 84   | —   | °C/W   | Junction to board            |
|                                                                                    | T <sub>J</sub>     | —   | 125  | —   | °C/W   | Maximum junction temperature |

Table 2.2. Environmental Compliance and Package Information

| Parameter                                                                                                                                                                                                                                     | Value |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Moisture sensitivity level (MSL)                                                                                                                                                                                                              | 1     |
| <b>Notes:</b>                                                                                                                                                                                                                                 |       |
| For additional product information not listed in the data sheet (e.g. RoHS Certifications, MSDS data, qualification data, REACH Declarations, ECCN codes, etc.), contact <a href="http://aeonsemi.com/contact_us">aeonsemi.com/contact_us</a> |       |

Table 2.3. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                     | Symbol              | Rating                      | Unit |
|-----------------------------------------------|---------------------|-----------------------------|------|
| Maximum operating temperature                 | T <sub>AMAX</sub>   | 125                         | °C   |
| Storage temperature                           | T <sub>S</sub>      | -55 - 125                   | °C   |
| Supply voltage                                | V <sub>DD,MAX</sub> | -0.5 - 3.8                  | V    |
| Input voltage                                 | V <sub>IN,MAX</sub> | -0.5 - V <sub>DD</sub> +0.3 | V    |
| ESD HBM (JESD22-A114)                         | HBM                 | 4.0                         | kV   |
| ESD CDM (JESD22-C101)                         | CDM                 | 1.0                         | kV   |
| Solder Temperature <sup>2</sup>               | T <sub>PEAK</sub>   | 260                         | °C   |
| Solder time at T <sub>PEAK</sub> <sup>2</sup> | T <sub>P</sub>      | 20 - 40                     | sec  |

**Notes:**

1. Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability.
2. The device is compliant with JEDEC J-STD-020.

### 3. Package Outline Drawing

Figure 3.1. shows the package outline drawing for the AS511 devices. Details of dimension for different size options are listed in Table 3.1.



**Figure 3.1. Package Outline Drawing**

**Table 3.1. Dimensions of Package Outline Drawing (mm)**

| Symbol | 5032 Package    | 3225 Package    |
|--------|-----------------|-----------------|
| A      | $0.85 \pm 0.05$ | $0.85 \pm 0.05$ |
| b      | $0.64 \pm 0.05$ | $0.90 \pm 0.05$ |
| D      | $3.20 \pm 0.10$ | $2.50 \pm 0.10$ |
| e      | 2.54 BSC        | 2.10 BSC        |
| E      | $4.00 \pm 0.10$ | $3.20 \pm 0.10$ |
| L      | $0.94 \pm 0.05$ | $0.70 \pm 0.05$ |
| L1     | $0.10 \pm 0.05$ | $0.10 \pm 0.05$ |

#### 4. Recommended PCB Land Pattern

Figure 4.1. shows the drawing of recommended PCB land pattern for the AS511 devices. Details of dimension for different size options are listed in Table 4.1.



Figure 4.1. Recommended PCB Land Pattern

Table 4.1. Dimensions of Recommended PCB Land Pattern (mm)

| Symbol | 5032 Package | 3225 Package |
|--------|--------------|--------------|
| D1     | 2.16         | 1.70         |
| E1     | 2.54         | 2.10         |
| X1     | 1.24         | 1.00         |
| Y1     | 0.84         | 1.10         |

##### Notes:

The following notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine-tune their SMT process as required for their application and tooling.

##### General

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
3. This Land Pattern Design is based on the IPC-7351 guidelines.
4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

##### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu\text{m}$  minimum, all the way around the pad.
2. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
3. The stencil thickness should be 0.125 mm (5 mils).
3. The ratio of stencil aperture to land pad size should be 0.8 1 for the pads.

##### Card Assembly

1. A No-Clean, Type-3 solder paste is recommended.
2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 5. Top Mark

Figure 5.1. shows the top mark specifications for the AS511 devices. Description of each line is listed in Table 5.1.



**Figure 5.1. Top Mark**

**Table 5.1. Top Mark Description**

| Line | Position | Description                                                                         |
|------|----------|-------------------------------------------------------------------------------------|
| 1    | 1-6      | Device Name                                                                         |
| 2    | 1-5      | Unique 5-digit Device Configuration Number                                          |
| 3    | 1        | Pin 1 orientation mark (dot)                                                        |
|      | 2-3      | Year (last two digits of the year), to be assigned by assembly site (ex: 2025 = 25) |
|      | 4-5      | Calendar Work Week number (1-53), to be assigned by assembly site                   |
|      | 6        | Manufacturer code                                                                   |

## 6. Packing Specification

Figure 6.1. shows the packing specifications for the AS511 devices. Details of the tape specifications are listed in Table 6.1.



Figure 6.1. Tape Specification

Table 6.1. Dimensions of Tape (mm)

| Symbol | 5032 Package     | 3225 Package     |
|--------|------------------|------------------|
| A0     | $3.50 \pm 0.10$  | $2.80 \pm 0.10$  |
| B0     | $4.30 \pm 0.10$  | $3.50 \pm 0.10$  |
| K0     | $1.25 \pm 0.10$  | $1.05 \pm 0.10$  |
| E1     | $1.75 \pm 0.10$  | $1.75 \pm 0.10$  |
| F      | $5.50 \pm 0.05$  | $5.50 \pm 0.05$  |
| W      | $12.00 \pm 0.30$ | $12.00 \pm 0.30$ |
| T      | $0.30 \pm 0.05$  | $0.30 \pm 0.05$  |
| P0     | $4.00 \pm 0.10$  | $4.00 \pm 0.10$  |
| P1     | $8.00 \pm 0.10$  | $8.00 \pm 0.10$  |
| P2     | $2.00 \pm 0.05$  | $2.00 \pm 0.05$  |
| ØD0    | $1.50 \pm 0.10$  | $1.50 \pm 0.10$  |
| ØD1    | $1.60 \pm 0.10$  | $1.60 \pm 0.10$  |

## 7. Important Notice and Disclaimer

Aeonsemi provides technical information such as datasheets, characterization reports, application notes, reference designs, and other resources "as is" and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third-party intellectual property rights. These resources are subject to change without notice except when PCN is applicable. Aeonsemi grants you permission to use these resources only for development of an application that uses the Aeonsemi products described in the resource. Other reproduction and display of these resources are prohibited. No license is granted to any other Aeonsemi intellectual property right or to any third-party intellectual property right. Aeonsemi disclaims responsibility for, and you will fully indemnify Aeonsemi and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Aeonsemi's products are provided subject to Aeonsemi's Terms of Sale ([aeonsemi.com/terms](http://aeonsemi.com/terms)) or other applicable terms available either on [aeonsemi.com](http://aeonsemi.com) or provided in conjunction with such Aeonsemi products.

Contact: [marketing@aeonsemi.com](mailto:marketing@aeonsemi.com)

## 8. Revision History

| Revision | Date     | Description                                                                                                                      |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------|
| 1.13     | Aug 2025 | Corrected the tape specification                                                                                                 |
| 1.12     | Aug 2024 | Add packing specification                                                                                                        |
| 1.11     | Mar 2024 | Updated the frequency offset                                                                                                     |
| 1.10     | Jul 2022 | Updated the top mark specification                                                                                               |
| 1.01     | Dec 2021 | Adjusted the PCB land pattern dimensions                                                                                         |
| 1.00     | Sep 2021 | With certain specification update                                                                                                |
| 0.95     | Jun 2021 | Corrected the Ordering Guide<br>Insert -40 - 105 °C temperature range option<br>Insert section "IMPORTANT NOTICE AND DISCLAIMER" |
| 0.20     | Mar 2021 | Changed the frequency range and ordering guide                                                                                   |
| 0.10     | Feb 2021 | Initial release                                                                                                                  |